26 Mar

4DSP’s New FPGA-based Products Benefit from Xilinx UltraScale

4DSP is using the newest and most powerful gKintex UltraScale detaileneration of Xilinx FPGAs in its most recent products. The basic logic cell structure of these UltraScale devices remains essentially unchanged and the available resources on the chip are largely what you would expect – LUTs, Memory, DSP blocks, standard IOs, and SerDes transceivers. Xilinx has, however, fine-tuned these resources specifically for the increasingly demanding applications that designers face. As a close partner of Xilinx, 4DSP immediately began developing products to take advantage of the performance gains offered by these new devices and we introduced our first UltraScale-based product in December. 4DSP now offers Kintex UltraScale FPGAs on our three newest PCIe boards.

PC820 – carrier card with 1x FMC (VITA 57.1) site

PC821 – carrier card with 2x FMC (VITA 57.1) sites

PC870 – one 10-bit A/D ch. at 5Gsps and one 10-bit D/A ch. at 5Gsps

UltraScale FPGAs are designed for applications that require massive I/O and memory bandwidth, huge data flow, and excellent DSP and packet-processing performance. The 20nm UltraScale architecture provides a number of advantages over Xilinx’s previous highest-end Kintex-7 and Virtex-7 28nm FPGA families, the largest of which are capable of holding the equivalent of up to 20 million ASIC gates. UltraScale offers a significant performance boost over this with the equivalent of 50 million ASIC gates, while reducing power consumption. The design also addresses the scalability limitations of system throughput and latency, and it improves communication, clocking, and critical paths to accommodate greater data flow. UltraScale also offers more and faster interconnects to minimize the bottleneck to silicon performance at advanced nodes. The increased number of routing resources improves handling of the large amount of data that current high-speed SerDes can deliver to these programmable devices.

Comparison of the Maximum Values of 20nm and 28nm Devices (Xilinx)

Comparison of the Maximum Values of 20nm and 28nm Devices (Xilinx)

The revamped clocking architecture on UltraScale chips uses a multi-region scheme reminiscent of ASIC designs. In this way, Xilinx greatly reduces the large portion of a clock period that is lost to skew. UltraScale devices additionally now support higher-resolution clock gating to enable ASIC-like power conservation. This results in higher-frequency operation, a reduction in timing problems caused by skew, lower power requirements, and higher overall bandwidth.

Working hand-in-hand with UltraScale devices is Xilinx’s Vivado Design Suite, an integrated design environment developed to support these newer, high-capacity FPGAs. Vivado is an IP and system-centric software tool that reduces the amount of time necessary to design programmable logic and I/O. It is a ground-up rewrite of their older design tool, ISE. 4DSP’s own StellarIP firmware design tool and proven reference design library supports both Vivado and ISE and can be used to automatically create compatible projects. StellarIP is part of the Board Support Package (BSP) included with all 4DSP FPGA-based boards and FMCs. The BSP also includes the 4FM GUI (multifunction test, monitoring and measurement tool) and the Data Analyzer (real-time digitized data and spectrum display tool).

4DSP is developing more new products that feature UltraScale processing, including a more advanced version of our popular CES720 (Compact Embedded System). These will be announced later this year, so keep an eye out here and in our press area for new developments.

26 Sep

New White Paper, Video and Improvements for StellarIP

stellar_logo

 

We recently announced some of the numerous updates and improvements that have been made to StellarIP this year to expand its feature set and make it more user-friendly for firmware designers. Today, we direct you to a new white paper that expands on the benefits of our FPGA firmware design tool.

4DSP is constantly working to improve StellarIP to help customers easily implement their designs and quickly get the most out of their hardware. Since its introduction in 2011, a growing number of clients have leveraged the library of proven firmware at the core of StellarIP to more efficiently achieve their design goals. This intuitive tool has also been essential for boosting productivity here at 4DSP, where our engineers have used it to create hundreds of FPGA reference designs for different platforms. These designs have, of course, been passed along to our customers.

Most notable among the improvements made in 2014 are the significant enhancements to the graphical interface, which simplifies editing. Design integrity protection has also been improved to help minimize mistakes and save time. Another key addition is support for Microsoft Windows 8.1, and StellarIP now also has the ability to automatically download updates, which allows 4DSP to deliver the latest features, improvements, and bug fixes directly to users as they become available.

Furthermore, as FPGA industry leader Xilinx prepares to switch to Vivado Design Suite for all of its future FPGA products, 4DSP has added Vivado support to StellarIP. This is important for users because it allows them to regenerate old ISE designs for Vivado for compatible FPGA cards. More improvements are in the works for StellarIP, including plans to streamline the process of firmware updates, add support for VHDL generics, and implement an automated assistant to guide users in the creation of stars (the StellarIP term for IP blocks). Be sure to install the latest version of the tool to ensure that you have timely access to upcoming features.

Selected Updates and Improvements in 2014:

• Improved graphical interface
• Improved library and design integrity protection
• Library merging
• Local library support
• Search in library view to speed up library editing
• More pre-generate checks and better error and warning messages
• Improved log output window (including Xilinx shell outputs redirected to StellarIP)
• File type registration and double-click support from Windows Explorer
• Text file editor
• More custom configuration settings
• Automatic version updates
• Help files
• Xilinx ISE and Vivado support
• Windows 8.1 support

More information, including a new tutorial video, can be found at:

http://www.4dsp.com/software_stellar.php

StellarIP can be used with 4DSP hardware or any third-party FPGA platform under licensing. It is included as part of the Board Support Package (BSP) which is provided for free with the purchase of 4DSP’s FPGA and FMC products.

Please don’t hesitate to contact us if you have additional questions.